## Homework #9: ECE 461/661 PID, Meeting Specs, Delays. Due Monday, October 25th 20 points per problem ## **PID Compensation** Assume $$G(s) = \left(\frac{170}{(s+0.47)(s+3.40)(s+9.00)(s+16.77)}\right)$$ - 1) Design an I compensator, , which results in 20% overshoot for a step input. For this K(s), determine - The closed-loop dominant pole(s) - The 2% settling time, - · The error constant, Kp, and - · The steady-state error for a step input. Check your design in Matlab or Simulink or VisSim Give an op-amp circuit to implement K(s) - 2) Design a PI compensator, , which results in 20% overshoot for a step input. For this K(s), determine - The closed-loop dominant pole(s) - The 2% settling time, - · The error constant, Kp, and - · The steady-state error for a step input. Check your design in Matlab or Simulink or VisSim Give an op-amp circuit to implement K(s) ## **Meeting Design Specs** 3) Assume $$G(s) = \left(\frac{170}{(s+0.47)(s+3.40)(s+9.00)(s+16.77)}\right)$$ Design a compensator, K(s), For the 4th-order model that results in - · No error for a step input - A 2% settling time of 2 seconds, and - 20% overshoot for the step response Check your design in Matlab or Simulink or VisSim Give an op-amp circuit to implement K(s) ## **Systems with Delays** 4) Assume a 100ms delay is added to the system $$G(s) = \left(\frac{170}{(s+0.47)(s+3.40)(s+9.00)(s+16.77)}\right)e^{-0.1s}$$ Design a compensator, K(s), For the 4th-order model that results in - No error for a step input - A 2% settling time of 2 seconds, and - 20% overshoot for the step response Check your design in Matlab or Simulink or VisSim Give an op-amp circuit to implement K(s)